Full metadata
Title
Capable copper electrodeposition process for integrated circuit-substrate packaging manufacturing
Description
This work demonstrates a capable reverse pulse deposition methodology to influence gap fill behavior inside microvia along with a uniform deposit in the fine line patterned regions for substrate packaging applications. Interconnect circuitry in IC substrate packages comprises of stacked microvia that varies in depth from 20µm to 100µm with an aspect ratio of 0.5 to 1.5 and fine line patterns defined by photolithography. Photolithography defined pattern regions incorporate a wide variety of feature sizes including large circular pad structures with diameter of 20µm - 200µm, fine traces with varying widths of 3µm - 30µm and additional planar regions to define a IC substrate package. Electrodeposition of copper is performed to establish the desired circuit. Electrodeposition of copper in IC substrate applications holds certain unique challenges in that they require a low cost manufacturing process that enables a void-free gap fill inside the microvia along with uniform deposition of copper on exposed patterned regions. Deposition time scales to establish the desired metal thickness for such packages could range from several minutes to few hours. This work showcases a reverse pulse electrodeposition methodology that achieves void-free gap fill inside the microvia and uniform plating in FLS (Fine Lines and Spaces) regions with significantly higher deposition rates than traditional approaches. In order to achieve this capability, systematic experimental and simulation studies were performed. A strong correlation of independent parameters that govern the electrodeposition process such as bath temperature, reverse pulse plating parameters and the ratio of electrolyte concentrations is shown to the deposition kinetics and deposition uniformity in fine patterned regions and gap fill rate inside the microvia. Additionally, insight into the physics of via fill process is presented with secondary and tertiary current simulation efforts. Such efforts lead to show “smart” control of deposition rate at the top and bottom of via to avoid void formation. Finally, a parametric effect on grain size and the ensuing copper metallurgical characteristics of bulk copper is also shown to enable high reliability substrate packages for the IC packaging industry.
Date Created
2018
Contributors
- Ganesan, Kousik (Author)
- Tasooji, Amaneh (Thesis advisor)
- Manepalli, Rahul (Committee member)
- Alford, Terry (Committee member)
- Chan, Candace (Committee member)
- Arizona State University (Publisher)
Topical Subject
Resource Type
Extent
xxix, 290 pages : illustrations (chiefly color)
Language
eng
Copyright Statement
In Copyright
Primary Member of
Peer-reviewed
No
Open Access
No
Handle
https://hdl.handle.net/2286/R.I.49012
Statement of Responsibility
by Kousik Ganesan
Description Source
Retrieved on June 22, 2018
Level of coding
full
Note
thesis
Partial requirement for: Ph.D., Arizona State University, 2018
bibliography
Includes bibliographical references
Field of study: Materials science and engineering
System Created
- 2018-06-01 08:00:32
System Modified
- 2021-08-26 09:47:01
- 3 years 2 months ago
Additional Formats