Description
With the advent of parallel processing, primarily the time-interleaved pipeline ADCs, high speed and high resolution ADCs became a possibility. When these speeds touch giga samples per second and resolutions go beyond 12-bits, the parallelization becomes more extensive leading to repeated presence of several identical blocks in the architecture. This thesis discusses one such block, the sub-ADC (Flash ADC), of the pipeline and sharing it with more than two of the parallel processing channels thereby reducing area and power and input load capacitance to each stage. This work presents a design of 'sub-ADC shared in a time-interleaved pipeline ADC' in the IBM 8HP process. It has been implemented with an offset-compensated, kickback-compensated, fast decision making (large input bandwidth) and low power comparator that forms the core part of the design.
Details
Title
- Flash sharing in a time-interleaved pipeline ADC
Contributors
- Bikkina, Phaneendra Kumar (Author)
- Barnaby, Hugh (Thesis advisor)
- Mikkola, Esko (Committee member)
- Kitchen, Jennifer (Committee member)
- Arizona State University (Publisher)
Date Created
The date the item was original created (prior to any relationship with the ASU Digital Repositories.)
2013
Resource Type
Collections this item is in
Note
- thesisPartial requirement for: M.S., Arizona State University, 2013
- bibliographyIncludes bibliographical references (p. 42-44)
- Field of study: Electrical engineering
Citation and reuse
Statement of Responsibility
by Phaneendra Kumar Bikkina