Full metadata
Title
Programmable analog device array (PANDA): a methodology for transistor-level analog emulation
Description
The design and development of analog/mixed-signal (AMS) integrated circuits (ICs) is becoming increasingly expensive, complex, and lengthy. Rapid prototyping and emulation of analog ICs will be significant in the design and testing of complex analog systems. A new approach, Programmable ANalog Device Array (PANDA) that maps any AMS design problem to a transistor-level programmable hardware, is proposed. This approach enables fast system level validation and a reduction in post-Silicon bugs, minimizing design risk and cost. The unique features of the approach include 1) transistor-level programmability that emulates each transistor behavior in an analog design, achieving very fine granularity of reconfiguration; 2) programmable switches that are treated as a design component during analog transistor emulating, and optimized with the reconfiguration matrix; 3) compensation of AC performance degradation through boosting the bias current. Based on these principles, a digitally controlled PANDA platform is designed at 45nm node that can map AMS modules across 22nm to 90nm technology nodes. A systematic emulation approach to map any analog transistor to PANDA cell is proposed, which achieves transistor level matching accuracy of less than 5% for ID and less than 10% for Rout and Gm. Circuit level analog metrics of a voltage-controlled oscillator (VCO) emulated by PANDA, match to those of the original designs in 90nm nodes with less than a 5% error. Voltage-controlled delay lines at 65nm and 90nm are emulated by 32nm PANDA, which successfully match important analog metrics. And at-speed emulation is achieved as well. Several other 90nm analog blocks are successfully emulated by the 45nm PANDA platform, including a folded-cascode operational amplifier and a sample-and-hold module (S/H)
Date Created
2012
Contributors
- Xu, Cheng (Author)
- Cao, Yu (Thesis advisor)
- Blain Christen, Jennifer (Committee member)
- Bakkaloglu, Bertan (Committee member)
- Arizona State University (Publisher)
Topical Subject
Resource Type
Extent
viii, 49 p. : ill. (some col.)
Language
eng
Copyright Statement
In Copyright
Primary Member of
Peer-reviewed
No
Open Access
No
Handle
https://hdl.handle.net/2286/R.I.15920
Statement of Responsibility
by Cheng Xu
Description Source
Viewed on Sep. 5, 2013
Level of coding
full
Note
thesis
Partial requirement for: M.S., Arizona State University, 2012
bibliography
Includes bibliographical references (p. 46-49)
Field of study: Electrical engineering
System Created
- 2013-01-17 06:36:54
System Modified
- 2021-08-30 01:44:03
- 3 years 2 months ago
Additional Formats