Full metadata
Title
Triple sampling an application to a 14b 10 MS/s cyclic converter
Description
Semiconductor device scaling has kept up with Moore's law for the past decades and they have been scaling by a factor of half every one and half years. Every new generation of device technology opens up new opportunities and challenges and especially so for analog design. High speed and low gain is characteristic of these processes and hence a tradeoff that can enable to get back gain by trading speed is crucial. This thesis proposes a solution that increases the speed of sampling of a circuit by a factor of three while reducing the specifications on analog blocks and keeping the power nearly constant. The techniques are based on the switched capacitor technique called Correlated Level Shifting. A triple channel Cyclic ADC has been implemented, with each channel working at a sampling frequency of 3.33MS/s and a resolution of 14 bits. The specifications are compared with that based on a traditional architecture to show the superiority of the proposed technique.
Date Created
2012
Contributors
- Sivakumar, Balasubramanian (Author)
- Farahani, Bahar Jalali (Thesis advisor)
- Garrity, Douglas (Committee member)
- Bakkaloglu, Bertan (Committee member)
- Aberle, James T., 1961- (Committee member)
- Arizona State University (Publisher)
Topical Subject
Resource Type
Extent
xii, 104 p. : ill. (some col.)
Language
eng
Copyright Statement
In Copyright
Primary Member of
Peer-reviewed
No
Open Access
No
Handle
https://hdl.handle.net/2286/R.I.15818
Statement of Responsibility
by Balasubramanian Sivakumar
Description Source
Viewed on Aug. 6, 2013
Level of coding
full
Note
thesis
Partial requirement for: Ph.D., Arizona State University, 2012
bibliography
Includes bibliographical references (p. 101-104)
Field of study: Electrical engineering
System Created
- 2013-01-17 06:34:02
System Modified
- 2021-08-30 01:44:44
- 3 years 2 months ago
Additional Formats